# Lecture 6: Gate Delay

### Acknowledgements

All class materials (lectures, assignments, etc.) based on material prepared by Prof. Visvesh S. Sathe, and reproduced with his permission



Visvesh S. Sathe
Associate Professor
Georgia Institute of Technology
https://psylab.ece.gatech.edu

UW (2013-2022) GaTech (2022-present)

#### **CMOS Inverter Delay**



#### Definitions:

- Rise delay Input 50% fall to output 50% rise
- Fall delay Input 50% rise to output 50% fall
- Rise time Output 20% rise to 80% rise
- Fall time Output 80% fall to 20% fall





Gate delays determine the time taken to compute a boolean function









































- Circuit delay viewed as
  - Voltage-dependent current source charging/discharging capacitance
  - Voltage-dependent resistance charging/discharging capacitance



#### **Charging/Discharging Current**



- Gate evaluating to Vdd
  - PMOS operating in different regions
  - Working out exact equations is not productive
  - Design perspective: Linear or Saturation, current drive scaled by W, 1/L













If I have 2 cascaded inverters and the scale, x of the driving inverter is variable, how does the delay vary with x









If I have 2 cascaded inverters and the scale, x of the driving inverter is variable, how does the delay vary with x

Self-loading!

Does delay scale as 1/W?





Delay vs. L\_factor

L\_factor

• If W and L are both designer tunable, why do most digital designs tweak only W?







• If W and L are both designer tunable, why do most digital designs tweak only W?





Delay vs. L\_factor

L\_factor

• If W and L are both designer tunable, why do most digital designs tweak only W?





If W and L are both designer tunable, why do most digital designs tweak only W?







Self loading causes non-zero intercept





•  $\uparrow V_{dd} \rightarrow \downarrow Delay$ 



• 
$$\uparrow V_{dd} \rightarrow \downarrow Delay$$

• 
$$\tau = \frac{Q_{load}}{I} = \frac{C_{load}V_{dd}}{I} = \frac{kC_{load}V_{dd}}{\beta (V_{dd} - V_{th})^{\alpha}}$$





• 
$$\uparrow V_{dd} \rightarrow \downarrow Delay$$

• 
$$\tau = \frac{Q_{load}}{I} = \frac{C_{load}V_{dd}}{I} = \frac{kC_{load}V_{dd}}{\beta (V_{dd} - V_{th})^{\alpha}}$$







• 
$$\uparrow V_{dd} \rightarrow \downarrow Delay$$
  
•  $\tau = \frac{Q_{load}}{I} = \frac{C_{load}V_{dd}}{I} = \frac{kC_{load}V_{dd}}{\beta (V_{dd} - V_{th})^{\alpha}}$ 



#### **CMOS Inverter Delay: Inverter model**





#### Simplified views:

- Effective resistance
- Notice 2W allows twice the current (half the resistance)
- 2L allows half the current
- Limitations (small signal resistance is diff.)

- Can also think of equivalent current source?
  - Current source a function of  $V_{gs}$ ,  $V_{th}$  W, L (No control over  $V_{th}^*$ ,  $\mu$ ,  $C_{ox}$ )
  - Norton resistance for λ
  - Typically device operates in saturation while bringing output to 50%



#### **CMOS Inverter Delay: Inverter model**







- Simplified views:
  - Effective resistance
  - Notice 2W allows twice the current (half the resistance)
  - 2L allows half the current
  - Limitations (small signal resistance is diff.)

- Can also think of equivalent current source?
  - Current source a function of  $V_{gs}$ ,  $V_{th}$  W, L (No control over  $V_{th}^*$ ,  $\mu$ ,  $C_{ox}$ )
  - Norton resistance for λ
  - Typically device operates in saturation while bringing output to 50%



#### **Delay analysis: Some Thoughts**

- Designers casually refer to the "resistance of the inverter"
  - If this resistance is a constant, what will be the impact of voltage on delay with the RC model?
- Scaled technologies rely on  $\uparrow C_{ox}$  for improved current drive...
  - But what's the point if that increases the load of the transistor?!



#### **Delay analysis: Some Thoughts**

- Designers casually refer to the "resistance of the inverter"
  - If this resistance is a constant, what will be the impact of voltage on delay with the RC model?
  - Resistance is Voltage Dependent!
- Scaled technologies rely on ↑ C<sub>ox</sub> for improved current drive...
  - But what's the point if that increases the load of the transistor?!



#### **CMOS Gate Delay: Input Ordering**



• Which is faster?  $\tau_{ba}$  or  $\tau_{ab}$ ??



#### **Inverter Chain**



- Total delay =  $\sum \tau_i$
- How can we achieve minimum delay?



#### **Inverter Chain**



- In general, given a chain with:
  - Fixed input cap
  - Output load



### **Inverter Chain (contd)**

- Assume balanced rise/fall delay
- $\tau = \sum \tau_i = \sum R_i C_{i+1}$
- $\blacksquare$  R = k/C

$$= \frac{kC_1}{C_0} + \frac{kC_{out}}{C_1}$$
$$= k\left(\frac{C_1}{C_0} + \frac{C_{out}}{C_1}\right)$$

• Setting  $\frac{\partial \tau}{\partial c_1} = 0$  gives ...

# **Inverter Chain (contd)**

- Assume balanced rise/fall delay
- $\tau = \sum \tau_i = \sum R_i C_{i+1}$
- $\blacksquare$  R = k/C

$$= \frac{kC_1}{C_0} + \frac{kC_{out}}{C_1}$$
$$= k\left(\frac{C_1}{C_0} + \frac{C_{out}}{C_1}\right)$$

- Setting  $\frac{\partial \tau}{\partial c_1} = 0$  gives ...
- $C_1 = k\sqrt{C_0C_{out}}$



- Not to be confused with self loading
- R<sub>eff</sub>C<sub>in</sub> product of an inverter (assume balanced inverter)
  - Independent of sizing
  - Topology driven
- Quick exercise: Compute R<sub>n</sub>C<sub>n</sub> for a 2 input NOR
  - Repeat  $R_pC_{in}$  calculation assuming  $\beta$ =3.5





- Not to be confused with self loading
- R<sub>eff</sub>C<sub>in</sub> product of an inverter (assume balanced inverter)
  - Independent of sizing
  - Topology driven
- Quick exercise: Compute R<sub>n</sub>C<sub>n</sub> for a 2 input NOR
  - Repeat  $R_pC_{in}$  calculation assuming  $\beta$ =3.5





- Not to be confused with self loading
- R<sub>eff</sub>C<sub>in</sub> product of an inverter (assume balanced inverter)
  - Independent of sizing
  - Topology driven
- Quick exercise: Compute R<sub>n</sub>C<sub>n</sub> for a 2 input NOR
  - Repeat  $R_pC_{in}$  calculation assuming  $\beta$ =3.5





- Not to be confused with self loading
- R<sub>eff</sub>C<sub>in</sub> product of an inverter (assume balanced inverter)
  - Independent of sizing
  - Topology driven
- Quick exercise: Compute R<sub>n</sub>C<sub>n</sub> for a 2 input NOR
  - Repeat  $R_pC_{in}$  calculation assuming  $\beta$ =3.5





- Not to be confused with self loading
- R<sub>eff</sub>C<sub>in</sub> product of an inverter (assume balanced inverter)
  - Independent of sizing
  - Topology driven
- Quick exercise: Compute R<sub>n</sub>C<sub>n</sub> for a 2 input NOR
  - Repeat  $R_pC_{in}$  calculation assuming  $\beta$ =3.5





- Not to be confused with self loading
- R<sub>eff</sub>C<sub>in</sub> product of an inverter (assume balanced inverter)
  - Independent of sizing
  - Topology driven
- Quick exercise: Compute R<sub>n</sub>C<sub>n</sub> for a 2 input NOR
  - Repeat  $R_pC_{in}$  calculation assuming  $\beta$ =3.5





- Not to be confused with self loading
- R<sub>eff</sub>C<sub>in</sub> product of an inverter (assume balanced inverter)
  - Independent of sizing
  - Topology driven
- Quick exercise: Compute R<sub>n</sub>C<sub>n</sub> for a 2 input NOR
  - Repeat  $R_pC_{in}$  calculation assuming  $\beta$ =3.5



# **A Slightly More General Problem**



- Solve for optimal C<sub>0</sub>, C<sub>1</sub> ... C<sub>n-1</sub> given C<sub>n</sub> and C<sub>0</sub>
- Recall  $\tau = \sum \tau_i$

$$\tau = \sum_{i=1}^{n} R_i C_{i+1} = \sum_{i=1}^{n} \frac{kC_{i+1}}{C_i}$$

Minimizing multivariate functions



# **A Slightly More General Problem**



- Solve for optimal C<sub>0</sub>, C<sub>1</sub> ... C<sub>n-1</sub> given C<sub>n</sub> and C<sub>0</sub>
- Recall  $\tau = \sum \tau_i$

$$\tau = \sum_{i=1}^{n} R_i C_{i+1} = \sum_{i=1}^{n} \frac{kC_{i+1}}{C_i}$$



Minimizing multivariate functions



# A Slightly More General Problem



- Solve for optimal  $C_0$ ,  $C_1$  ...  $C_{n-1}$  given  $C_n$  and  $C_0$
- Recall  $\tau = \sum \tau_i$

$$\tau = \sum_{i} R_i C_{i+1} = \sum_{i} \frac{k C_{i+1}}{C_i}$$









#### Minimization of τ

- Solving gives  $\frac{c_1}{c_0} = \frac{c_2}{c_1} = \cdots \frac{c_{n-1}}{c_{n-2}} = \frac{c_n}{c_{n-1}} = h$
- However,  $\frac{c_n}{c_0} = constant = \prod \frac{c_{i+1}}{c_i} = \prod h_i$  (Telescoping...)

- Important assumptions
  - All of the input capacitance of the inverter scales with W
    - Wire cap ignored
    - Poly-contact cap ignored
  - Mosfet serves as the only source of resistance
- Question: How does self-loading impact the optimal solution?



#### Minimization of τ

- Solving gives  $\frac{c_1}{c_0} = \frac{c_2}{c_1} = \cdots \frac{c_{n-1}}{c_{n-2}} = \frac{c_n}{c_{n-1}} = h$
- However,  $\frac{C_n}{C_0} = constant = \prod \frac{C_{i+1}}{C_i} = \prod h_i$  (Telescoping...)
- Important assumptions
  - All of the input capacitance of the inverter scales with W
    - Wire cap ignored
    - Poly-contact cap ignored
  - Mosfet serves as the only source of resistance
- Question: How does self-loading impact the optimal solution?





Note: C<sub>in</sub> and C<sub>out</sub> units are not consistent





- Note: C<sub>in</sub> and C<sub>out</sub> units are not consistent
- $C_{in} = 3.5*8/7 = 4f$



- Note: C<sub>in</sub> and C<sub>out</sub> units are not consistent
- $C_{in} = 3.5*8/7 = 4f$
- $h^3 = 20/4 \Rightarrow h = \sqrt[3]{5} = 1.71$





- Note: C<sub>in</sub> and C<sub>out</sub> units are not consistent
- $C_{in} = 3.5*8/7 = 4f$
- $h^3 = 20/4 \Rightarrow h = \sqrt[3]{5} = 1.71$
- $C_1 = 4f * 1.71 = 6.84 \Rightarrow W_{p1} = 4.25 \mu m, W_{n1} = 1.71 \mu m$





- Note: C<sub>in</sub> and C<sub>out</sub> units are not consistent
- $C_{in} = 3.5*8/7 = 4f$
- $h^3 = 20/4 \Rightarrow h = \sqrt[3]{5} = 1.71$
- $C_1 = 4f * 1.71 = 6.84 \Rightarrow W_{p1} = 4.25 \mu m, W_{n1} = 1.71 \mu m$
- $C_2 = C_1 * 1.71 = 11.69 \Rightarrow W_{p1} = 7.30 \ \mu m, W_{n1} = 2.92 \mu m$



## **Practical Sizing Considerations**



- Better to err on the side of larger drivers
- Min width issues (Allowed/Recommended for technology)
- Technique is great as an initial starting point for design











- $\tau = \sum \tau_i = \sum R_i C_{i+1} = \sum R_i C_i \frac{C_{i+1}}{C_i}$   $= \sum \tau_{intrinsic} \frac{C_{i+1}}{C_i}$
- $RC_{intrinsic,inv} = 3.5k_rk_c$







• 
$$\tau = \sum \tau_i = \sum R_i C_{i+1} = \sum R_i C_i \frac{C_{i+1}}{C_i}$$

$$= \sum \tau_{intrinsic} \frac{C_{i+1}}{C_i}$$

- $RC_{intrinsic,inv} = 3.5k_rk_c$
- $\tau_{intrinsic,nand} = 4.5k_rk_c$







• 
$$\tau = \sum \tau_i = \sum R_i C_{i+1} = \sum R_i C_i \frac{C_{i+1}}{C_i}$$

$$= \sum \tau_{intrinsic} \frac{C_{i+1}}{C_i}$$

- $RC_{intrinsic,inv} = 3.5k_rk_c$
- $\tau_{intrinsic,nand} = 4.5k_rk_c$
- $\tau = 3.5k_rk_c\frac{c_1}{c_0} + 3.5k_rk_c\frac{c_2}{c_1} + 4.5k_rk_c\frac{c_3}{c_2}$   $\tau_{inv\_units} = \frac{c_1}{c_0} + \frac{c_2}{c_1} + \frac{4.5}{3.5}\frac{c_3}{c_2}$
- Rule-of-thumb: Maintain a stage-effort of ≈ 3.4







• 
$$\tau = \sum \tau_i = \sum R_i C_{i+1} = \sum R_i C_i \frac{C_{i+1}}{C_i}$$

$$= \sum \tau_{intrinsic} \frac{C_{i+1}}{C_i}$$

- $RC_{intrinsic,inv} = 3.5k_rk_c$
- $\tau_{intrinsic,nand} = 4.5k_rk_c$
- $\tau = 3.5k_rk_c\frac{c_1}{c_0} + 3.5k_rk_c\frac{c_2}{c_1} + 4.5k_rk_c\frac{c_3}{c_2}$  Logical  $\tau_{inv\_units} = \frac{c_1}{c_0} + \frac{c_2}{c_1} + \frac{4.5}{3.5}\frac{c_3}{c_2}$  Effort
- Rule-of-thumb: Maintain a stage-effort of ≈ 3.4







• 
$$\tau = \sum \tau_i = \sum R_i C_{i+1} = \sum R_i C_i \frac{C_{i+1}}{C_i}$$

$$= \sum \tau_{intrinsic} \frac{C_{i+1}}{C_i}$$

- $RC_{intrinsic,inv} = 3.5k_rk_c$
- $\tau_{intrinsic,nand} = 4.5k_rk_c$
- $\tau = 3.5k_{r}k_{c}\frac{c_{1}}{c_{0}} + 3.5k_{r}k_{c}\frac{c_{2}}{c_{1}} + 4.5k_{r}k_{c}\frac{c_{3}}{c_{2}}$   $\tau_{inv\_units} = \frac{c_{1}}{c_{0}} + \frac{c_{2}}{c_{1}} + \underbrace{\left(\frac{4.5}{3.5}\frac{c_{3}}{c_{2}}\right)}_{\text{3.5}} \underbrace{\left(\frac{c_{2}}{c_{1}}\right)}_{\text{Effort}}$  Stage
- Rule-of-thumb: Maintain a stage-effort of ≈ 3.4





# **STATIC TIMING ANALYSIS**

